# THEORY OF OPERATION

(**MODEL:FR-240**)

# ☐. FREQUENCY GENERATION CIRCUITRY

The frequency generation circuit is composed of the synthesizer IC 401 and the VCO. The block diagram illustrates the interconnect and support circuitry used in the design. Refer to the schematic for reference designator.

The supply for the synthesizer is regulated 4.0 volts which also serves the rest of the radio. In addition to the VCO, The synthesizer must interface with the logic and AF filter circuitry. Programming for the synthesizer is accomplished through the clock, data and strobe signals (pin 16, 15 and 14) from the microprocessor IC501.

A serial data is sent whenever the synthesizer is programmed. A 4.0 volt DC signal from pin 1 indicates to the microprocessor that the synthesizer is locked. While unlock is indicated by a low voltage on this pin. The audio signal from the AF filter is modulated by VCD401 of VCO.

## PLL FREQUENCY SYNTHESIZER

The IC401 PLL IC includes all the functions such as the phase comparator, the programmable divider, the lock detector, and reference oscillator.

The synthesizer uses a 12.8 MHz crystal (X401) to provide the reference frequency for the system. The other reference oscillator components external to the IC401 are TC481, C483, C484 AND VCD481.

The loop filter, comprised of C443, R442, C442, R441,C441 provides the necessary DC steering voltage for the VCO as well as filtering of spurious signals from the phase detector. The pre-scaler for the loop is internal to IC401 with the value determined by the frequency band of operation.

The TCXO(12.8MHz) is the temperature compensation circuit to maintain the frequency within the allowable error range even under a low temperature of  $-20\Box$ .

The phase comparator send out the output power to the loop filter through 10th pin of the IC401. When phase comparator detects phase difference, LD terminal (pin 1) outputs "LOW". When phase comparator locks, LD terminal outputs "HIGH".

#### V C O

The VCO, in conjunction with the synthesizer (IC401), oscillates 462.5625 MHz to 467.7125 MHz in the transmit mode and 441.1625 MHz to 446.3125 MHz in the receive mode. The VCO consists of the colpitts oscillator of the Q402. A sample of the RF signal from the enabled oscillator is routed from Q401, C401, through to the pre-scaler input (IC401 pin 2). After frequency comparison in the synthesizer, a resultant control voltage is received at the VCO. This voltage is a DC voltage between 1.0 and 3.7 volts when the PLL is locked on frequency.

In the receive mode, the RF signal through Q401 is the local oscillator RF injection and it is applied to the first mixer at Q151.

In the transmit mode, the RF signal at Q401 is run to the input of the pre-drive transistor (Q304 base). This RF signal is the Tx RF injection. Also in transmit mode, The audio signal to be frequency modulated onto the carrier is received by the transmit VCO modulation circuitry at audio in.

During receiving, a relative low frequency should be oscillate compared to transmission. Therefor, the D401 is adversely biased by the Q404, and as a result, the C412 which is added in serial to the resonance circuit of the VCO is added to oscillate the desired reception frequency.

#### $\square$ . RECEIVER

The receiver of the UHF consists of 4 major blocks each: the Front-end ,the Mixer , the First IF and the second IF/Demodulator IC.

#### FRONT - END

The UHF Front-end contains two separate circuits; the RF Amplifier and SAW Filter. The RF Amplifier, consist of two transistor Q101 and Q102 is the cascode in all-bipolar form which is also referred to as common emitter-common base (CE-CB) connection. This Amplifier get approximately 20dB gain owing to high output impedance, a noise figure of approximately 3dB and is supplied by the receive 4.0V line.

The SAW Filter is BPF of high stability and reliability with good performance and no adjustment and is fixed-tuned design to eliminate the need for tuning and to provide narrow-band operation. The 3dB bandwidth is approximately 6MHz, centered on 465MHz with an insertion loss of approximately 4dB.

The net-gain from the Front-end selection is approximately 20dB in the centre of the band, falling to approximately 4dB at band edges, with a centre band noise figure of approximately 5.5dB.

#### **MIXER**

The Mixer operates with a local oscillator drive level minimum -4dBm. The mixer provides excellent isolation between the ports and operates over a large bandwidth. The received signal is mixed down to 21.4MHz, the frequency of the first IF.

#### FIRST IF

The first IF consists of a 21.4MHz crystal filter and amplifier. The crystal filter provides selectivity, second image protection and intermodulation protection with an approximately 3dB band with of 3.75kHz for 12.5kHz models. The IF Amplifier, Q102, provides approximately 10dB of gain at 21.4MHz.

## SECOND IF/DEMODULATOR IC

The Second IF/Demodulator IC, DBL5018-V, accepts the 21.4MHz IF input and mixes it with a second local oscillator signal derived from an external crystal of 20.945MHz. This produces a second IF of 455kHz which is filtered externally by a ceramic filter and passed back into the IC for amplification.

The signal is passed to a quadrature detector for demodulation and, after being filtered, is pass to the output. The IC, along with some external components, controls the squelch sensitivity, squelch tail, and hysteresis. Internal variable resistor, VR241, controls the noise squelch setting.

### □. TRANSMITTER

The FR-240 transceiver contain five basic circuits: a Pre-Driver, Driver, Final Amplifier, Antenna Switch and a Harmonic Filter. Refer to the block diagram and the schematic for more information.

#### POWER AMPLIFIER

The Power Amplifier consists of three stages: a Pre-Diver, Driver, Power Amplifier. It requires a supply voltage of 6.0 volts, and is capable of supplying maximum 0.5W(ERP).

### ANTENNA SWITCH

The antenna switch circuit consists of two pin diodes (D301 and D302), In the transmit mode, POW-TX LINE is applied to the circuit to bias the diodes "on". The shunt diode (D302) shorts out the receiver port and the PI network, which operates as a quarter wave transmission line and transforms the low impedance of the shunt diode to a high impedance at the input of the harmonic filter.

In the receive mode, The diodes are both off, hence, there exists a low attenuation path between the antenna and receiver ports.

## HARMONIC FILTER

The harmonic filter consists of part of C301, L301, C302, L302 and C303. The design of the harmonic filter is 5th order chevyshev filter with 0.1dB ripple. This type filter has the advantage that it can give greater attenuation in the stop-band for a given ripple level.

### □. AUDIO PATHS

## **RX AUDIO PATH**

Audio processing for the RX audio is achieved via Analog switch and IC651. After de-emphasis and volume adjustment by MCU.(pin 10, 14, 16, 13), it is fed to the Audio Power Amplifier, IC801. This is a Bridged-tied Load amplifier with a fixed gain of 40dB, developing 300mW output at less than 10% harmonic distortion into the  $8\Omega$  internal loudspeaker with nominal 6V battery and supply. Maximum audio power output is greater than 1W.

#### **RX TONES**

Audio processing for the RX sub-audio signals is also achieved via Analog Switch and IC601. CTCSS signals are processed through separate parts of Analog switch and fed along individual paths through Analog switch. The signals are passed through the Digital to Analogue Convert (DAC), IC601A to the Microprocessor for decoding.

#### TX AUDIO TONES

The TX audio is fed from the microphone to Mic Amp, IC701 which contains the pre-emphasis components. The signal is then passed, via IC304 and IC306, to the Pre-amphasis again. IC701 which where the gain is limited to prevent over-deviation. The output level is adjusted by the Max Deviation circuit, VR701, and fed, via IC701A, B, to the TX VCO.

#### TX TONES

Audio processing for the TX sub-audio signals is also achieved via IC601 and Analog Switch. CTCSS signals are processed through separate parts of IC601 and fed along individual paths through IC601 to the TX VCO.